首页 | 本学科首页   官方微博 | 高级检索  
     检索      

片上异构多核DSP同步与通信的实现
引用本文:刘建,陈杰,敖天勇,许汉荆.片上异构多核DSP同步与通信的实现[J].电子科技大学学报(社会科学版),2010(4).
作者姓名:刘建  陈杰  敖天勇  许汉荆
作者单位:中国科学院微电子研究所;河南大学物理与电子学院;
基金项目:国家863计划重点项目(2009AA011700)
摘    要:设计了一个硬件信号量模块,可实现互斥和栅障等同步功能。与使用处理器原子操作指令相比,该方法具有指令数目少、执行效率高的优点。为提高存储器使用效率,基于便笺式存储器的结构特点,设计了具有绝对地址映射和虚拟地址映射两种寻址模式的共享程序存储器以支持指令存储空间复用。FPGA实验结果证明,该设计与传统的采用L2缓存方式相比,可以将多核处理器系统的程序性能提高14.7%。

关 键 词:数字信号处理器  硬件信号量  共享存储  同步  

Implementations of Synchronization and Communication in Heterogeneous Multi-Core DSP
LIU Jian,CHEN Jie,AO Tian-yong,, XU Han-jing.Implementations of Synchronization and Communication in Heterogeneous Multi-Core DSP[J].Journal of University of Electronic Science and Technology of China(Social Sciences Edition),2010(4).
Authors:LIU Jian  CHEN Jie  AO Tian-yong      XU Han-jing
Institution:LIU Jian1,CHEN Jie1,AO Tian-yong1,2,, XU Han-jing1 (1. Institute of Microelectronics,Chinese Academy of Sciences Chaoyang Beijing 100029,2. School of Physics , Electronics,Henan University Kaifeng Henan 475001)
Abstract:A hardware semaphore module is designed to support the synchronization primitives,such as mutex and barrier. Compared with the atomic instruction realization,the method executes efficiently and uses fewer instructions. Based on the structure of scratch-pad memory,a shared program memory with two addressing mode of absolute address mapping and virtual address mapping is designed to implement instruction space sharing,resulting in higher utility of memory. The result of FPGA simulation demonstrates that,the p...
Keywords:digital signal processors  hardware semaphore  shared memory  synchronization  
本文献已被 CNKI 等数据库收录!
设为首页 | 免责声明 | 关于勤云 | 加入收藏

Copyright©北京勤云科技发展有限公司  京ICP备09084417号